A 12mW Wide Dynamic Range CMOS Front-End for a Portable GPS Receiver

Arvin R. Shahani, Derek K. Shaeffer, and Thomas H. Lee

Abstract—This paper describes a CMOS low noise amplifier (LNA) and mixer intended for use in the front-end of a Global Positioning System (GPS) receiver. The circuits were implemented in a standard 0.35μm (drawn) CMOS process, with one poly and two metal layers. The LNA has a forward gain (S21) of 17dB and a noise figure of 3.8dB. The mixer has a voltage conversion gain of -3.6dB and a third-order intermodulation intercept point (IP3) of 10dBm, input referred. The combination draws 12mW from a 1.5V supply.

I. INTRODUCTION

There is large enthusiasm in the consumer market for the capabilities of GPS. Manufacturers of cellular telephones, portable computers, and other mobile devices are looking for ways to incorporate GPS into their products. For many of these hand-held devices, one of the primary concerns is battery life. Thus, there is strong motivation to provide good performance at very low power.

The viability of a CMOS LNA within the context of GPS has been demonstrated previously [1]. This paper extends that work to include the mixer, and also investigates a differential LNA architecture. The decision for a differential LNA was made to avoid problems caused by substrate coupling in a single-ended design.

Section II applies the results of [1] to this paper's LNA, in addition to discussing the current LNA's salient features. Section III details the mixer design and addresses the topics of conversion gain, linearity, and noise. Experimental results are presented in Section IV, followed by the authors' conclusions in Section V.

II. LNA

A. LNA Description

Figure 1 shows a circuit level description of the LNA. A differential architecture was selected for better rejection of on-chip interference. The penalty for such a decision is that twice the power must be consumed to achieve the same noise figure as a single-ended version.

The LNA consists of two stages: the input stage, formed by transistors \( M_1 \) through \( M_4 \), and the output stage, formed by transistors \( M_7 \) and \( M_8 \). The input stage is cascaded for a number of reasons. The first is to reduce the influence of the gate to drain overlap capacitance, \( C_{gd} \), on the LNA's input impedance. Specifically, the Miller effect tends to substantially lower the input impedance, complicating the task of matching to the input. In addition to mitigating the Miller effect, the use of a cascode improves the LNA's reverse isolation, which is important in the present application for suppressing local oscillator (LO) feedthrough from the mixer back to the LNA's radio frequency (RF) input. Furthermore, because the output of the first stage is tuned with spiral inductors, \( L_3 \) and \( L_4 \), the LNA's stability might be compromised without the cascode, due to interaction between the inductive load and the input matching network through \( C_{gd} \). It should be noted, however, that a noise penalty is incurred when using a cascode. But, with proper attention to the layout of the devices, the additional noise can be minimized, as discussed in the following section.

As shown in Figure 2, the LNA must present the proper input impedance to terminate the off-chip RF filter preceding it. For this purpose, inductive degeneration is employed in the sources of \( M_1 \) and \( M_2 \). This degeneration produces a real term in the LNA's input impedance that is used in matching to the filter.

A number of techniques are employed in DC biasing the amplifier. The bias current of the output stage is reused in the input stage, decreasing the power by a factor of two. The low threshold voltage of this process permits four
devices to be stacked, provided that adequate bias control is included. The goal is to use the minimum $V_{dd}$ to keep devices $M_1$ and $M_2$ in saturation, while leaving some room for signal swing.

Figure 3 illustrates the active common-mode feedback technique that permits the amplifier to operate reliably on a 1.5V supply, independent of process, supply, and temperature variations. Resistors $R_3$ and $R_4$ sense a fraction of the input devices’ common-mode $V_{gs}$ level. This fraction becomes the reference to which the input devices’ common-mode $V_{ds}$ level is servoed. An operational amplifier, formed by transistors $M_{15}$ through $M_{15}$, is used to close the biasing loop, with adjustments to the input devices’ common-mode $V_{ds}$ level being made via the gate voltage on the cascode devices. Resistor $R_5$ permits extra headroom at the drains of $M_3$ and $M_4$, since the signal swing at these nodes can be large.

**B. LNA Design**

Having established the LNA’s topology, we now discuss selection of inductor values and transistor sizing. The natural place to start is with the input match, since there is a fixed constraint that the real part of the LNA’s input impedance equal the preceding block’s output resistance. The amount of inductive source degeneration necessary to achieve this particular input resistance for the LNA is found from:

$$R_{in} \approx \frac{2\omega L_s}{1 + 2C_{gd}/C_{gs}}$$

where $R_{in}$ is the differential input resistance and $L_s = L_1 = L_2$ is the source inductance on one side of the LNA. This formula assumes that the cascode devices are the same size as the input devices.

The other fixed constraint in the design is the carrier frequency of the GPS signal. Thus, the interstage tuning inductors, $L_3$ and $L_4$, are selected for resonance at the GPS carrier frequency of 1.57542GHz. Inductors $L_3$ and $L_4$ are implemented with on-chip spiral inductors, as are inductors $L_1$ and $L_2$. In designing $L_3$ and $L_4$, it is desirable to select spiral geometries that maximize $Q$, because gain will be maximized by doing so. Loss of signal energy, from mistuning or excessively narrow bandwidths, is not an issue, since the $Q_s$ of these structures are typically in the single-digits and accuracy of the inductors is within 10%.

Now we are in a position to investigate the sizing of the input stage’s transistors. As hinted earlier, it is important to minimize capacitance at the sources of $M_3$ and $M_4$ to reduce their noise contribution. One expedient method is to merge the drains and sources of the bottom transistors and top transistors in the cascode, respectively, and is most readily accomplished by making the widths of $M_1$-$M_4$ equal.

The width of the input devices should be selected to optimize the LNA’s noise performance. There are two dominant noise contributors in a MOS device: drain thermal noise and induced gate thermal noise. The drain noise current has a power spectral density given by:

$$\frac{\overline{I^2}}{\Delta f} = 4kT\gamma g_{m}$$

Similarly, the gate noise current has a power spectral density of:

$$\frac{\overline{I^2}}{\Delta f} = 4kT\delta g$$

where $g_m = \omega^2 C_{gs}^2 / (5g_{m0})$. In these expressions, $g_{m0}$ is the device’s zero-bias drain conductance, and $\gamma$ and $\delta$ are coefficients describing the magnitude of the noise powers. In addition to these noise sources, the epitaxial layer’s resistance may contribute noise through the body effect. Such epi noise can be accounted for by slightly increasing $\gamma$, because this noise source is indistinguishable from drain thermal noise.

According to the theory outlined in [1], there is an optimum width for the input devices that minimizes the amplifier’s noise figure, for a specified power consumption and input impedance. Note that this optimum exists because the gate noise and drain noise terms are not fully corre-
The mixer consists of the four transistors, $M_1$ through $M_4$, in Figure 5(a). These four transistors are grouped together into two pairs of two transistors each. Transistors $M_1$ and $M_4$ work together and are controlled by the local oscillator signal, while transistors $M_2$ and $M_3$ form a unit controlled by the inverse of the LO signal. Each pair serves the function of connecting the intermediate frequency (IF) port to the RF port of the mixer. The difference between the two pairs is the polarity with which they connect the IF port to the RF port. When $M_1$ and $M_4$ are on, the IF port is connected with a positive polarity to the RF port. But when $M_2$ and $M_3$ are on, the IF port is connected with a negative polarity to the RF port.

A probe buffer, included only for testing purposes, follows the mixer, and presents a high impedance load to the mixer while interfacing to off-chip test equipment. A passive filter network precedes the mixer, and can be separated into two parts for convenient analysis: an L-match and a RF tank. The L-match is formed by inductors $L_1$ and $L_2$ with part of the tank capacitance, $C_3$, while the RF tank is formed by inductors $L_3$ and $L_4$ with the remainder of $C_3$. $L_1$ through $L_4$ are implemented with bondwires, and $C_3$ is a metal to metal capacitor that incorporates lateral flux, as well as vertical flux. The purpose of the L-match is to boost the signal voltage across the mixer’s RF port via an impedance transformation, while the RF tank is used to filter out of band noise at the RF port of the mixer. As will be discussed later, this filtering is important because multiple frequencies at the mixer’s RF port are converted to the intermediate frequency at the mixer’s IF port.

III. MIXER

A. Mixer Description

The mixer consists of the four transistors, $M_1$ through $M_4$, in Figure 5(a). These four transistors are grouped together into two pairs of two transistors each. Transistors $M_1$ and $M_4$ work together and are controlled by the local oscillator signal, while transistors $M_2$ and $M_3$ form a unit controlled by the inverse of the LO signal. Each pair serves the function of connecting the intermediate frequency (IF) port to the RF port of the mixer. The difference between the two pairs is the polarity with which they connect the IF port to the RF port. When $M_1$ and $M_4$ are on, the IF port is connected with a positive polarity to the RF port. But when $M_2$ and $M_3$ are on, the IF port is connected with a negative polarity to the RF port.

A probe buffer, included only for testing purposes, follows the mixer, and presents a high impedance load to the mixer while interfacing to off-chip test equipment. A passive filter network precedes the mixer, and can be separated into two parts for convenient analysis: an L-match and a RF tank. The L-match is formed by inductors $L_1$ and $L_2$ with part of the tank capacitance, $C_3$, while the RF tank is formed by inductors $L_3$ and $L_4$ with the remainder of $C_3$. $L_1$ through $L_4$ are implemented with bondwires, and $C_3$ is a metal to metal capacitor that incorporates lateral flux, as well as vertical flux. The purpose of the L-match is to boost the signal voltage across the mixer’s RF port via an impedance transformation, while the RF tank is used to filter out of band noise at the RF port of the mixer. As will be discussed later, this filtering is important because multiple frequencies at the mixer’s RF port are converted to the intermediate frequency at the mixer’s IF port.

B. Mixer Conversion Gain

Figure 5(b) shows a simplified mixer circuit that is used in the following analysis.

B.1 Definition

The voltage conversion gain for this mixer is found by exciting the circuit with a RF sinusoid, $v_i(t) = \cos(2\pi f_R t + \phi_R F)$, and determining the IF signal amplitude at the IF port. The task of determining voltage conversion gain is broken into two steps. First, the voltage gain between the source and the RF port is computed. Second, the voltage conversion gain between the RF port and the IF port is computed. The mixer’s voltage conversion gain is the product of the two steps.
B.2 Filter voltage gain

The mixer’s load presents a high impedance, so that during operation there is a negligible effect on the RF port’s voltage, \( v_{rf}(t) \). Therefore, in calculating \( v_{rf}(t) \) it will be assumed that \( C_L = 0 \). The RF port response is then due to a linear time invariant (LTI) network being acted on by \( v_{r}(t) \), which in the frequency domain is:

\[
V_{rf}(f) = H(f)V_r(f)
\]  

(4)

where \( H(f) \) is the transfer function from the source port to the RF port. Figure 6(a) shows the passive filter network. In this figure, all parasitic resistances in the tank elements have been lumped into a single resistor, \( R_t \). \( H(f_{RF}) \) is computed by taking advantage of the observation that the source drives the network at resonance. First, the RF tank is eliminated, and then the L-match. This sequence of reductions is depicted in Figure 6(b) and Figure 6(c), respectively. From those simplifications, it is clear that:

\[
H(f_{RF}) = \frac{R_t}{(Q^2+1)R_s+R_t\sqrt{Q^2+1}}
\]  

(5)

where \( Q = \omega_{RF}(L_1 + L_2)/R_s \). Note that if the L-match transforms the source resistance to match the tank resistance \( ((Q^2+1)R_s=3R_t) \), \( H(f_{RF}) = \sqrt{Q^2+1}/2 \).

In reality, \( C_L \) is a few hundred \( \text{fF} \), but when compared to \( C_S \), which is \( \sim 5 \text{pF} \), it is small. Still, the load capacitance, together with the conductance of the switches, has some effect on \( v_{rf}(t) \). However, the error in assuming \( C_L = 0 \) for calculating \( v_{rf}(t) \) introduces < 1dB of error in the voltage conversion gain.

B.3 LO signals

Before proceeding further, it is relevant to discuss how the mixer is driven, specifically the shapes of the LO and LO waveforms. LO is simply a time shifted version of LO by \( T_{LO}/2 \).

One simple analysis treats the LO waveform as a square wave with 50% duty cycle:

\[
v_{lo}(t) = A_{LO}\Pi(2/T_{LO}) * \sum_{n=-\infty}^{\infty} \delta(t-nT_{LO})
\]  

(6)

where \( \Pi(t) \) is the rectangle function. This LO signal will be the reference to which other types of LO signals will be compared, and is sketched in Figure 7(a).

In practice, a square wave drive is difficult to achieve. A more practical and power efficient method is to resonate the gate capacitances and drive the gates sinusoidally:

\[
v_{lo}(t) = A_{LO}\cos(2\pi f_{LO} t + \phi_{LO}) + B_{LO}
\]  

(7)

where \( B_{LO} \) is the DC level on the gates. This type of waveform is drawn in Figures 7(b)–7(d) for three choices of \( B_{LO} \). In Figure 7(b), \( B_{LO} \) equals the switch threshold voltage, \( V_{th} \); in 7(c), \( B_{LO} < V_{th} \) illustrating break-before-make switching action; while in 7(d), \( B_{LO} > V_{th} \) which is the opposite action, make-before-break.

B.4 Mixer’s Thévenin equivalent

The switches in the mixer are just time varying conductances, as shown in Figure 8(a). Therefore, it is possible to simplify the switch network with a Thévenin equivalent network, generated from \( C_L \)'s point of view. This is shown in Figure 8(b), where the open circuit voltage is:

\[
v_t(t) = \frac{g(t) - g(t - T_{LO}/2)}{g(t) + g(t - T_{LO}/2)} v_{rf}(t) = m(t)v_{rf}(t)
\]  

(8)

and the Thévenin impedance, written as a conductance, is:

\[
g_r(t) = \frac{g(t) + g(t - T_{LO}/2)}{2}
\]  

(9)

The action of mixing, or frequency translation, is implicit in this transformation to a Thévenin equivalent. This is most easily seen in the reference case, when the LO drive is a square wave. The open circuit voltage is a square wave with zero DC value and unit amplitude multiplied by the
The RF port’s voltage, and so \( v_T(t) \) is a mixed version of \( v_{rf}(t) \). Figure 9 illustrates the mixing function:

\[
m(t) = \frac{g(t) - g(t - T_{LO}/2)}{g(t) + g(t - T_{LO}/2)}
\]  

(10)

and \( g_T(t) \), for the four cases.

Both \( m(t) \) and \( g_T(t) \) exhibit important properties. The mixing function \( m(t) \) has no DC component, is periodic with a period of \( T_{LO} \), and has half wave symmetry, implying that it only has odd frequency content \( (n f_{LO}, \text{where } n \text{ is an odd integer}) \). The conductance \( g_T(t) \) has a DC component and is periodic with a period \( T_{LO}/2 \).

### B.5 Core conversion gain

If we return to the previous assumption that \( C_L = 0 \), then \( v_{rf}(t) = v_T(t) \). To find the conversion gain from the RF port to the IF port, the Fourier transform of the mixing function must be evaluated at \( f_{LO} \), which has been done in Table I. It is interesting to note that \( |M(f_{LO})| \) in the last two cases depends only on a single quantity that characterizes an LO waveform, \( r \). The total voltage conversion gain follows, and is equal to \( |H_{LO}| |M(f_{LO})| \), where \( M(f) \) is the Fourier transform of \( m(t) \).

In general, \( C_L \) does not equal zero. This case can be solved through a more lengthy analysis. The superposition integral is used to find \( v_{rf}(t) \) as a function of \( v_{rf}(t) \), after finding the network’s impulse response. The detailed derivations are contained in the Appendix, while key results are presented here. The results indicate that under certain conditions, a very simple system can be used to analyze the core conversion gain. Furthermore, the results also predict that it is theoretically possible to achieve a core conversion gain of one.

The following discussion applies if \( \frac{g_T}{(2\omega_{LO}C_L)} \ll 1 \), where \( g_T \) is the DC level of \( g_T(t) \). For this case, the superposition integral reduces to:

\[
v_{rf}(t) = \int_{-\infty}^{t} \frac{g_T}{C_L e^{-\frac{t}{C_L}} |\frac{d}{dt} g_T(t) | m(t) v_{rf}(t) d\tau}
\]  

(11)

This equation provides insight into the mixer’s behavior. The RF port’s voltage is evidently multiplied by a modified...
To highlight a gain term:

which is the ratio of the peak conductance to the average conductance. With these definitions, (11) can be expressed as:

\[ v_{if}(t) = \int_{-\infty}^{t} h_{lpf}(t - \tau)v_{rf}(\tau)d\tau \]  

(16)

In words, this equation indicates that the RF port’s voltage is multiplied, gained, and then filtered by a single-pole low pass filter, as diagrammed in Figure 12. The total voltage conversion gain is just \( A|H(f_{RF})||M'(f_{LO})||h_{lpf}(f_{RF})| \).

It is very intriguing to discover that \( Am'(f) \) for a sine wave with \( B_{LO} = V_{th} \) gives rise to a better conversion gain, by a factor of \( \pi^{2}/8 \), than \( Am'(f) \) for the reference square wave drive. For a sinusoidal drive, \( |M'(f_{LO})| = 1/2 \), whereas for a square wave drive, \( |M'(f_{LO})| = 2/\pi \). But notice in the square wave case, the peak-to-average conductance is unity, while in the sinusoidal case, the gain, \( A \), is \( \pi/2 \). When we take the product, \( A|M'(f_{LO})| \), the total multiplication factor for a sinusoidal drive is \( \pi/4 \) (-2.1dB), which exceeds the \( 2/\pi \) (-3.9dB) value for a square wave drive.
Observing that the conversion gain of a sinusoidal drive is better than that for a square wave drive motivates examination of the conversion gain for the specific case of a break-before-make drive. It is possible, though slightly involved, to express conversion gain as a function of \( r \) once again:

\[
A[M'(f_{LO})] = \frac{\cos^{-1}(r) - r\sqrt{1 - r^2}}{2\sqrt{1 - r^2} - r\cos^{-1}(r)} \approx \left(1 - \frac{\pi}{4}\right)r + \frac{\pi}{4}
\]

(17)

where \( r = (V_{th} - B_{LO})/A_{LO} \). Figure 13 plots (17) as a function of \( r \). The voltage conversion gain actually improves as \( r \to 1 \), contrary to widely held beliefs. \( r = 0 \) corresponds to a sine wave with \( B_{LO} = V_{th} \). \( r = 1 \) is the extreme of break-before-make action where each switch is on for just one instant of a LO cycle. Although the conversion gain is higher for \( r = 1 \), linearity suffers, so this drive is not a practical one.

C. Mixer Linearity

There are two major sources of distortion in the mixer: device nonlinearities and phase modulation of the switching instants.

To improve the linearity of the transistors, it is most important to keep the current through the switches small to reduce nonlinear voltage drops across the devices [3]. This criterion is satisfied with the use of a small capacitive load, which presents a high impedance to the output. The remaining nonlinearities consist of parasitic junction capacitances, which are weak nonlinearities. Furthermore, at the RF port, the parasitic junction capacitances are insignificant compared with the linear, tank capacitance, \( C_3 \).

A second source of distortion arises from phase modulation of the mixing function by the RF voltage, just as in diode ring mixers [4]. Borrowing from the research on diode rings, we may expect this type of distortion to diminish if larger LO drive levels are used to steepen the LO waveform's slope as it passes through zero. A corollary is that square wave drives will lead to improved linearity over sinusoidal drives, if this is the dominant source of nonlinearity. References [3] and [4] contain more detailed treatments of this type of distortion.

D. Mixer Noise Figure

In a LTI system, a single frequency excitation produces responses in the system at only that frequency. In contrast, in a linear periodically time varying (LPTV) system, a single frequency excitation produces responses at a number of different frequencies [5]. A corollary is that the response at a particular frequency can be due to a number of different single frequency inputs.

The modified mixing function is capable of translating frequencies at the RF port by odd multiples of \( f_{LO} \). Thus the frequencies in the set, \( f_{IF} + nf_{LO} \), where \( n \) is an odd integer, can all translate to the IF port's IF frequency from the RF port. The RF tank placed across the RF port suppresses the conversion of the undesirable frequencies to the output.

The dominant source of noise is from the switches. In general, it is desirable for the switches to be very wide, to reduce their on resistance, and associated thermal noise. However, making the switches very wide increases their contribution to the load capacitance, which eventually reduces conversion gain. Also, LO power increases as the switches are made wider because a smaller inductance must be used to resonate the gates. For a fixed \( Q \), this results in a smaller parallel resistance. Thus, in sizing the switches for a given LO drive, one should increase switch width until conversion gain starts to drop, and then stop.

There is one additional point regarding the passive mixer structure that warrants special attention. Since there is no DC current through the switches, there is no \( 1/f \) noise. This consideration is particularly important in direct conversion architectures.

For a more thorough treatment of the general subject of noise in mixers, the interested reader can refer to [5].

IV. Experimental Results

The LNA and mixer were integrated in a 0.35\( \mu \)m CMOS technology with only two metal layers. A die photograph is shown in Figure 14. The aspect ratio of the silicon is somewhat unusual because this project was designed to fit in the scribe lane of a wafer that was primarily devoted to other dice. Accordingly, the dimensions are 350\( \mu \)m x 2.4mm.

Figure 15 shows how the die was packaged for testing and important comments regarding testing follow. First, the interface between the LNA and the mixer was taken off-chip to facilitate testing only. By doing so, each block...
could be tested individually. In a real chip, the LNA would interface on-chip directly to the mixer. Second, the probe buffer, following the mixer, is used to measure the mixer's output. It was designed so that its linearity does not interfere with the mixer linearity measurement. In a real chip, an IF amplifier would replace the probe buffer, and since test equipment no longer needs to be driven, design of the IF amplifier can proceed without having to drive a 50Ω load. Finally, because the circuits are differential, baluns were required to interface to the single-ended test instrumentation. By using surface mount hybrid baluns, the insertion loss may be on the order of 0.8dB or less per balun. In a complete integrated receiver system, only one balun would be required to transform the single-ended signal from the antenna and RF filter into differential form. Particular surface acoustic wave (SAW) filters naturally provide a differential output, in which case a balun is not necessary.

The results of experimental measurements are summarized in Table II and discussed in detail below. In the discussion that follows, “dBm” is used in its original, rigorous sense: the signal power referenced to 1mW and expressed in dB. In cases where the impedance is not well known (and hence, the power difficult to quantify), voltage units are used explicitly to avoid confusion.

### A. LNA

The test board for the LNA used a low-loss dielectric, and contained auxiliary test structures, to permit measurement of the insertion loss of board traces, baluns, and connectors. As a result, the noise figure of the LNA could be measured with a precision of ~ ±0.2dB.

As noted previously, the measured noise figure diverges from the theoretical minimum of 1.8dB predicted in Section II. In part, this difference is due to the fact that the complete amplifier has more than one noise contributor; however this is not sufficient to account for the discrepancy.

A measurement of the input impedance of the LNA revealed the primary reason for the difference. The real part of the input impedance was found to be only 40Ω differential, rather than the desired 100Ω differential. This gross difference is partially due to the influence of the overlap capacitance of the input devices, which lowers the impedance seen at the gates of those devices. This behavior was observed in simulations of the LNA's input impedance, but unfortunately, the impact of the reduced impedance on the noise figure was not fully appreciated at the time. Furthermore, increasing the inductance of the source spiral inductors, L1 and L2, which is necessary to combat this effect, would reduce the LNA's gain, leading to an increase in the mixer's relative noise contribution.

The noise figure curve of the earlier section can be replotted in light of this information. Because we are matching to a lower impedance, one might expect the noise contribution of the input devices to be more significant relative to this reduced impedance. Indeed, this is the case, as is evident in the plot of Figure 16. Both noise figure plots represent predictions for the performance of an isolated device of the stated width, assuming 12mW power consumption in the final amplifier. As can be seen, the chosen width of 290μm is substantially removed from the optimum point on the 40Ω curve. Also, the optimum point on this new curve is itself 0.7dB higher than on the 100Ω curve. These compounding effects illustrate the penalty in undershooting the desired input impedance.

The revised prediction anticipates a 3.2dB noise figure from the input pair alone. Thus, the observed total noise figure of 3.8dB is reasonable, given that other devices in the circuit contribute noise in a second-order fashion. For example, the cascode devices, the load inductors, and the output stage transistors all have noise, which contributes some small amount to the noise figure. The forward gain...
Fig. 16. Noise figure vs. device width for $R_{in} = 100\Omega$ and $R_{in} = 40\Omega$

Fig. 17. LNA noise figure / S21 measurement

One salient feature of the differential LNA architecture that merits discussion is its reverse gain (S12), which was measured to be less than -52dB between 1GHz and 2GHz. Good reverse isolation is required to attenuate local oscillator leakage from the mixer back to the RF input of the LNA. The use of a cascade structure in the LNA’s input stage helps to reduce reverse feedthrough, and this good reverse isolation is augmented by the fact that the substrate appears as an incremental ground, to first order, for differential signals.

B. Mixer

The mixer was measured separately from the LNA to determine its characteristics. The voltage conversion gain, as defined in an earlier section, is -3.6dB. The measurement was performed with the input port of the mixer impedance matched to 100$\Omega$ differential. Note that, without the impedance transformation of the L-match network, the expected voltage conversion gain should be close to -10dB. This value includes -6dB for the voltage attenuation from matching the input port and -4dB for the mixer core conversion gain. We may infer that the $Q$ of the L-match is approximately 1.8, resulting in a factor of 2.1 step up in voltage before the mixer. The RF tank thus presents an equivalent parallel resistance of about 440$\Omega$ at resonance, corresponding to a total network $Q$ of about 11.

The linearity of the mixer was measured with a two-tone IP3 test with tones at 1.575GHz and 1.585GHz. The result is plotted in Figure 18. The fundamental output amplitude is extrapolated along a line of unity slope, while the third-order intermodulation products (IM3) are extrapolated along a line with a slope of three, using the products at higher source power as a reference. The IP3 is about 10dBm, input-referred, for a differential LO amplitude of 300mV. This LO amplitude is equivalent to -3.5dBm in a 100$\Omega$ impedance. Note, however, that the terminating impedance for the LO port need not be 100$\Omega$ if the LO were integrated with the mixer. Indeed, a higher impedance could be achieved with spiral inductor tuning of the LO port to further reduce LO power.

The single-sideband (SSB) noise figure of the mixer is estimated to be 10dB, based on noise figure measurements of the mixer/buffer combination. Given the gain of the preceding LNA, the mixer contributes 0.3dB to the noise figure of the LNA/mixer combination. The IP3 of the combination is approximately -11.1dBm, input-referred. Using these two numbers, we can calculate that the peak dynamic range is 61dB at a source power level of -43dBm.

V. Conclusion

A functional LNA/mixer combination for a CMOS GPS receiver has been presented. The LNA’s measured reverse gain (S12) of -52dB indicates that the differential configuration will greatly outperform a single-ended version in the presence of on-chip interference, justifying the power penalty. The passive mixer also presents a suitable balance between linearity and noise figure, at a very low power cost. The discussion presented in the section on mixer conversion gain provides guidance in the design of this type of mixer, and establishes a foundation for exploring other topics relevant to mixers.
VI. ACKNOWLEDGMENTS

The authors thank Dan Dobberpuhl and Digital Equipment Corporation for supporting this work. The authors would also like to recognize Dr. Chris Hull of Rockwell for his valuable comments and dialogue, as well as Mr. Hamid Rategh. The authors wish to acknowledge additional support for this research by Defense Advanced Research Projects Agency (DARPA), under contract number N65226-96-C-8608, and IBM, under the IBM Fellowship program.

APPENDIX

I. IMPULSE RESPONSE AND SUPERPOSITION INTEGRAL FOR MIXER CORE

An impulse is applied to the circuit in Figure 8(b) at time \( t \), \( v_T(t) = \delta(t - \tau) \). To determine the initial voltage produced on \( C_L \), the Thévenin equivalent circuit is transformed into a Norton equivalent circuit with the following short circuit current:

\[
i_N(t) = g_T(t)v_T(t) = g_T\delta(t - \tau) \tag{18}\]

The total charge delivered to the capacitor, as a result of the impulse in voltage, is \( g_T\delta(t - \tau) \) coulombs. This charge produces an initial voltage of \( g_T(\tau)/C_L \) volts on \( C_L \) at time \( \tau \). Then, the following differential equation describes the circuit’s response to this initial condition:

\[
C_L \frac{dv_f(t)}{dt} = -g_Tv_f(t) \tag{19}\]

The solution has the form \( h(t) = Ae^{-f(t)} \). Combining the initial condition with this solution, and noting that the system is causal, yields:

\[
h(t, \tau) = \frac{g_T(\tau)}{C_L}e^{-\int_{-\infty}^{t} g_T(\tau) ds}\delta(t - \tau) \tag{20}\]

where \( \delta(t) \) is the unit step function. Finally, using (20) in the superposition integral produces:

\[
v_f(t) = \int_{-\infty}^{t} \frac{g_T(\tau)}{C_L}e^{-\int_{-\infty}^{\tau} g_T(\tau) ds}m(\tau)v_f(\tau)d\tau \tag{21}\]

Some useful manipulations are enabled if \( g_T(t) \) is written as:

\[
g_T(t) = g_T + \sum_{n=1}^{\infty} a_n \cos(n2\omega_{LO}t + \phi_n) = \bar{g}_T + \tilde{g}_T(t) \tag{22}\]

where \( \bar{g}_T \) is the DC level of \( g_T(t) \). Furthermore, the integral of \( \tilde{g}_T(t) \) will be called \( \tilde{f}_T(t) \):

\[
\tilde{f}_T(t) = \frac{g_T}{2\omega_{LO}} \sum_{n=1}^{\infty} \frac{a_n \sin(n2\omega_{LO}t + \phi_n)}{n\bar{g}_T} + K \tag{23}\]

where \( K \) is an arbitrary constant. These modifications allow us to write:

\[
v_f(t) = e^{\frac{-g_T(\tau)}{C_L}} \int_{-\infty}^{t} \frac{g_T(\tau)}{C_L}e^{-\int_{-\infty}^{\tau} g_T(\tau) ds}m(\tau)v_f(\tau)d\tau \tag{24}\]

This last result warrants close attention. The exponentials involving \( \tilde{f}_T \) have a coefficient that multiplies a series of normalized sinusoids. This coefficient is equal to:

\[
\frac{g_T}{2\omega_{LO}C_L} \tag{25}\]

and gives rise to three cases: if it is much less than 1, the exponentials involving \( \tilde{f}_T \) reduce to 1; if it is much greater than 1, the result for \( C_L = 0 \) should be used; or if it is between these two extremes, the impact of the two exponential terms involving \( \tilde{f}_T \) is ambiguous.

REFERENCES


Arvin R. Shahani received his B.S. and M.S. degrees from Stanford University in 1993 and 1995, respectively. Going for the hat trick, he is still at Stanford University where his research focuses on CMOS receiver blocks. During the summers of 1992 and 1993, he worked at Quantum Corporation developing firmware in the High Capacity Storage Group. During the summer of 1995, he worked at IBM’s T.J. Watson Research Center designing high frequency oscillators in IBM’s SiGe process.
Derek K. Shaeffer received his B.S. degree from the University of Southern California in 1993, and his M.S. degree from Stanford University in 1995 where he is currently engaged in research toward the Ph.D. degree. Since 1992, he has worked for Tektronix, Inc. in Beaverton, Oregon where he cut his teeth designing A/D converter and communications circuits in CMOS and bipolar technologies. His current research interests are in CMOS and bipolar implementations of low noise, high linearity wireless communications receivers.

In his spare time, he enjoys playing piano and writing music for the piano and guitar.

Thomas H. Lee received his S.B., S.M., and Sc.D. degrees from MIT in 1983, 1985 and 1990. He worked for Analog Devices Semiconductor in Wilmington, Massachusetts until 1992, where he designed high speed clock-recovery PLLs that exhibit zero jitter peak- ing. He then worked for Rambus Incorporated in Mountain View, California, where he designed the phase- and delay-locked loops for 500MB/sec DRAMs. He has twice received the “Best Paper” award at ISSCC. In 1994, he joined the faculty of Stanford University as an Assistant Professor, where he is primarily engaged in research into microwave applications for silicon IC technology, with a focus on CMOS ICs for wireless communications.

In his spare time, he enjoys playing chamber music as a violinist, as well as singing Lieder. In his other spare time, he collects and restores Tektronix oscilloscopes.