# Low Phase Noise CMOS Ring Oscillator VCOs for Frequency Synthesis

July 27, 1998

# Rafael J. Betancourt Zamora and Thomas H. Lee

#### Stanford Microwave Integrated Circuits Laboratory



Paul G. Allen Center for Integrated Systems Department of Electrical Engineering Stanford University

http://www-smirc.stanford.edu/





#### Outline

# Motivation

- Phase Noise Theory
- Voltage-controlled Oscillator Design
- Conclusion and Acknowledgements



#### What is Phase Noise?



- Undesirable phase fluctuations due to intrinsic device noise
- Output power is not concentrated at the carrier frequency alone



- Phase noise is represented as a ratio of power in 1Hz bandwidth in one sideband to the power of the carrier.
- Specified in dBc/Hz at a frequency offset from the carrier.



#### Phase-locked Loops and Phase Noise

- Frequency synthesizers are implemented using phase-locked loops (PLLs).
- Major sources of power dissipation are the VCO and the frequency divider.
- Frequency reference is usually a crystal oscillator with very low phase noise.
- A PLL tracks phase noise of the reference within its loop bandwidth, relaxing the close-in phase noise requirements of the VCO.



Typical CMOS PLL frequency synthesizer<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>V. Kaenel, et al., "A 320MHz 1.5mW at 1.35V CMOS PLL for microprocessor clock generation," ISSCC, Feb. '96, pp.132-133.





FLL frequency synthesizer<sup>2</sup>

- A frequency-locked loop (FLL) synthesizer may not require a frequency divider.
- A FLL tracks frequency, not phase making close-in phase noise of VCO more critical.
- Biotelemetry application: 174-216MHz

<sup>&</sup>lt;sup>2</sup>R.J. Betancourt-Zamora, A. Hajimiri, and T.H. Lee, "A 1.5mW, 200MHz CMOS VCO for wireless biotelemetry," First Int'l Workshop on Design of Mixed-Mode Integrated Circuits and Applications, Cancún, Mexico, pp. 72-74, July, 1997.



### Outline

- Motivation
- Phase Noise Theory
- Voltage-controlled Oscillator Design
- Conclusion and Acknowledgements



Low Phase Noise CMOS Ring Oscillator VCOs for Frequency Synthesis

#### **Oscillators are Time-Variant Systems**



• Current impulse injected at the peak changes the amplitude and has no effect on the phase.





• Current impulse injected at zerocrossing changes the phase and has minimal effect on the amplitude.



$$h_{\phi}(t,\tau) = \frac{\Gamma(\omega_0 \tau)}{q_{max}} u(t-\tau)$$

- Impulse Sensitivity Function  $\Gamma(x)$  is periodic.
- q<sub>max</sub> is the maximum charge displacement in the tank.





$$\phi(t) = \frac{1}{q_{max}} \left[ \frac{c_o}{2} \int_{-\infty}^t i(\tau) d\tau + \sum_{n=1}^{\infty} c_n \int_{-\infty}^t i_n(\tau) \cos(n\omega\tau) d\tau \right]$$

- $\Gamma(x)$  is calculated from the output waveform.
- $\Gamma(x)$  is expressed as a Fourier series and used to determine the phase noise resulting from noise sources.
- High sensitivity to noise at the transitions of the output



### **Upconversion of Device 1/f Noise**



- Phase noise close to the carrier results from the folding of device noise centered at integer multiples of the carrier frequency.
- Upconversion of device 1/f noise occurs through  $\Gamma_{dc}$ , the DC value of the ISF.
- $\Gamma_{dc}$  is governed by the symmetry properties of the waveform.



### Hajimiri Phase Noise Model<sup>3</sup>

- Phase Noise in  $1/f^3$  region is due to device 1/f noise.
- It is commonly assumed that the 1/f<sup>3</sup> corner of phase noise is the same as the 1/f corner of the device noise spectrum. This is NOT the case.



<sup>&</sup>lt;sup>3</sup>A. Hajimiri and T.H. Lee, "A general theory of phase noise in electrical oscillators," JSSC, vol. 33, pp. 179-194, Feb. 1998 (Correction in JSSC, vol. 33, p.928, June 1998).



## Calculation of $\Gamma_{rms}$ and $\Gamma_{dc}$ for Ring Oscillators<sup>4,5</sup>



 <sup>&</sup>lt;sup>4</sup>A. Hajimiri, S. Limotyrakis and T.H.Lee, "*Phase noise in multi-gigahertz CMOS ring oscillators*," CICC, May '98, pp. 49-52
<sup>5</sup>A. Hajimiri, S. Limotyrakis and T.H.Lee, "*Jitter and Phase Noise in Ring Oscillators*," JSSC (submitted for publication)



### Outline

- Motivation
- Phase Noise Theory
- Voltage-controlled Oscillator Design
- Conclusion and Acknowledgements



Low Phase Noise CMOS Ring Oscillator VCOs for Frequency Synthesis

#### **Voltage-controlled Oscillator Design**



- Use buffers with replica-feedback biasing.
- NMOS differential pairs with linear PMOS loads.
- $V_{ctl}$  changes the bias  $I_{dd}$  of the buffers.
- Replica bias ensures loads are mostly in their linear region by forcing the maximum single-ended swing  $V_s = V_{dd} V_{ctl}$
- Frequency is controlled by changing the bias of the buffers and hence the delay through each cell.
- Power dissipation is determined by frequency and phase noise required.



#### **Power Dissipation of Differential Ring Oscillator**





#### **Phase Noise of Differential Ring Oscillator**

$$L\{\Delta f\} \geq \frac{18kTV_{dd}}{\pi^2 P} \cdot \left(\frac{2.5}{E_C L_{eff}} + 1\right) \cdot \left(\frac{f_o}{\Delta f}\right)^2 \cdot N$$

Lower bound on phase noise in the 1/*f*<sup>2</sup> region



 Minimum length shortchannel differential pair devices

• 
$$E_c = 5.6 \times 10^6 \text{V/m}$$



Low Phase Noise CMOS Ring Oscillator VCOs for Frequency Synthesis

#### **Phase Noise vs. Power Dissipation**



Selected W<sub>n</sub>=6µm for 200MHz at 2.1dBm (1.6mW), -90dBc/Hz @ 100KHz



# **Differential Buffer Topology**



# **Clamped load**

- Excellent supply rejection<sup>6</sup>.
- The cross-coupled loads make delay insensitive to common-mode noise.



#### Symmetric load

- Good supply noise rejection.
- Used extensively in PLL and clock generators<sup>7</sup>.



#### **Cross-coupled load**

- Sweep width of crosscoupling devices with fixed total width(W<sub>1</sub>+W<sub>2</sub>=W<sub>3</sub>=6µm) of the loads.
- Maximum symmetry for W<sub>1</sub>=W<sub>2</sub>=0.5W<sub>3</sub>

<sup>&</sup>lt;sup>6</sup>M. Horowitz, et al., "*PLL design for a 500MB/s interface*," ISSCC, Feb. 1993, pp. 160-161.

<sup>&</sup>lt;sup>7</sup>J. Maneatis, "Low-jitter and process-independent DLL and PLL based on self-biased techniques," ISSCC, Feb. 1996, pp. 130-131, 430.



## **Comparison of Phase Noise**

- Assumed  $f_{1/f} = 3MHz$
- 1/f<sup>2</sup> regions are within 2.6dB as expected for similarly sized noise sources.
- 1/f<sup>3</sup> corner for cross-coupled load buffer is 20 times lower than that of the clamped load.
- Good agreement with mesurements previously reported for clamped load



| Oscillator             | 1/f <sup>3</sup> corner | L{100KHz} |
|------------------------|-------------------------|-----------|
| (a) Clamped Load       | 137KHz                  | -75dBc/Hz |
| (b) Symmetric Load     | 36KHz                   | -77dBc/Hz |
| (c) Cross-coupled Load | 6.5KHz                  | -80dBc/Hz |



#### **Conclusions and Acknowledgements**

- A design technique based on the Hajimiri model was presented for the design of low phase noise VCOs.
- We compared the phase noise performance of three differential buffer stages.
- We proposed a cross-coupled load buffer that achieves lower phase noise in the 1/f<sup>3</sup> region by exploiting single-ended symmetry in the oscillator's waveform.

- This work was partially supported by NASA-Ames Research Center through a Training Grant No. NGT 2-52211.
- We wish to thank Ali Hajimiri, and Miguel Gabino-Perez for their assistance.